An Efficient and High Performance Multiplier Using Radix-4 Algorithm with Hybrid Carry Look Ahead Adder

Authors

  • [1]Vaheeda sayyad, [2]Nagarajakumari Nelam [1]student at Malineni Perumallu Educational Society Group of Institutions, Guntur. [2]Assistant Professor at Malineni Perumallu Educational Society Group of Institutions, Guntur.

Abstract

In this paper novel method for multiplier and accumulator is proposed by combining reversible logic functions and hybrid carry look-ahead adder. Modified booth algorithm produces less delay in comparison with a normal multiplication process and it also moderates the number of partial products. The Carry look-ahead adder is used for controlling the overall MAC delay. The main purpose of designing a reversible logic is to reduce the circuit complexity, power consumption and loss of information. Here we survey on possible ways to make a full adder design using different reversible logic gates. We also proposed a new hybrid CLA from the existing hierarchical CLA which exhibits high performance in terms of computation, power consumption and area. Area, delay and power complexities of the resulting design are reported. The proposed MAC shows better performance compare to conventional method and has advantages of reduced area overhead and critical path delay. This new high speed hybrid carry look-ahead adders are simulated and synthesized using Synopsys (90 nm) Design Compiler and Xilinx ISE simulator. Keywords: Multiplier and accumulator (MAC), modified booth algorithm (MBA), Hybrid carry look-ahead adder (CLA), reversible logic gate (RLG), ripple carry adder (RCA).

Downloads

Published

2017-06-28

How to Cite

[2]Nagarajakumari Nelam, [1]Vaheeda sayyad,. (2017). An Efficient and High Performance Multiplier Using Radix-4 Algorithm with Hybrid Carry Look Ahead Adder. International Journal of Engineering Technology and Computer Research, 5(3). Retrieved from https://ijetcr.org/index.php/ijetcr/article/view/374

Issue

Section

Articles